

# Si85xx unidirectional AC current sensors

1,000 VDC isolation

operation

full scale

sensing

(Si85x4/5/6)

Low cost

FAULT output helps safeguard

Accurate to ±5% of measurement

Large 2 V<sub>PP</sub> output pins signal at

-40 to 125 °C operating range

Small 4 x 4 x 1 mm package

#### Features

- Single-chip ac current sensor/conditioner
- Low loss: Less than 1.3 m $\Omega$ primary series resistance; less than 2 nH primary inductance at 25 °C
- Leading-edge noise suppression
   High-side or low-side current eliminates need for leading-edge blanking
- "Ping-Pong" output version allows one Si85xx to replace two current transformers in full-bridge applications
- 5, 10, and 20 A full-scale versions

#### **Applications**

- Power supplies
- Motor controls
- Description

- Lighting equipment
- Industrial equipment

The Si85xx products are unidirectional ac current sensors available in fullscale ranges of 5, 10, and 20 A. Si85xx products are ideal upgrades for older current-sensing technologies offering size, performance and cost advantages over current transformers, Hall effect devices, DCR circuits and other approaches. The Si85xx are extremely low loss, adding less than 1.3 m $\Omega$  of series resistance and less than 2 nH series inductance in the sensing path at 25 °C. Current-sensing terminals are isolated from the other package pins to a maximum voltage of 1,000 VDC.

#### **Functional Block Diagram**



Preliminary Rev. 0.1 7/07

Si85xx

Copyright © 2007 by Silicon Laboratories This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Silicon Laboratories Confidential. Information contained herein is covered under non-disclosure agreement (NDA).



#### Patents pending



# TABLE OF CONTENTS

# Section

# <u>Page</u>

| 1. Electrical Specifications                          | 4 |
|-------------------------------------------------------|---|
| 2. Functional Overview                                | 6 |
| 2.1. Under Voltage Lockout (UVLO)                     | 7 |
| 2.2. Device Start-Up                                  | 7 |
| 2.3. Integrator Reset and Current Measurement         | 7 |
| 2.4. Effect of Operating Frequency on Output Accuracy |   |
| 2.5. Effect of Temperature on Accuracy                | 8 |
| 2.6. Leading Edge Noise Suppression                   |   |
| 2.7. FAULT Output                                     |   |
| 3. Application Information                            |   |
| 3.1. Board Layout                                     |   |
| 3.2. Device Configuration                             |   |
| 3.3. Single-Phase Buck Converter Example              | 7 |
| 3.4. Full-Bridge Converter Example                    | 8 |
| 3.5. Push-Pull Converter Example19                    | 9 |
| 4. Pin Descriptions—Si85xx                            | D |
| 5. Ordering Guide                                     | 1 |
| 6. Package Outline—12-Pin QFN                         |   |
| Contact Information                                   |   |



# **1. Electrical Specifications**

#### **Table 1. Electrical Specifications**

TA = -40 to +85 °C (typical specified at 25 °C), VDD = 2.7 to 5.5 V

| Parameter                                                | Conditions                                                               | Min | Тур | Max   | Unit |
|----------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-------|------|
| Supply Voltage (V <sub>DD</sub> )                        |                                                                          | 2.7 | _   | 5.5   | V    |
| Supply Current                                           | Fully enabled, input frequency =<br>1 MHz                                | _   | 4   | 7     | mA   |
| Undervoltage Lockout (V <sub>UVLO</sub> )                |                                                                          | 2.1 | 2.3 | 2.5   | V    |
| Undervoltage Lockout Hysteresis<br>(V <sub>HYST</sub> )  |                                                                          | _   | 100 | _     | mV   |
| Logic Input HIGH Level                                   | MODE, R1, R2, R3, R4 inputs                                              | 2.0 | —   | —     | V    |
| Logic Input LOW Level                                    | (TTL compatible)                                                         | —   | _   | 0.8   | V    |
| Reset Time (t <sub>R</sub> )                             |                                                                          | 250 | _   | —     | ns   |
| R1, R2, R3, R4 Input Rise Time (t <sub>RR</sub> )        |                                                                          | _   | _   | 30    | ns   |
| R1, R2, R3, R4 Input Fall Time (t <sub>FR</sub> )        |                                                                          | _   | _   | 30    | ns   |
| Measurement Watchdog Timeout (t <sub>WD</sub> )          |                                                                          | 30  | 50  | 80    | μs   |
| Series Input Resistance                                  | Measured from IIN to IOUT                                                | —   | 1.3 | —     | mΩ   |
| Series Inductance                                        | Measured from IIN to IOUT                                                | —   | 2   | —     | nH   |
| Input/Output Delay                                       | OUT, OUT1, OUT2 delay relative to input                                  |     | 50  | 100   | ns   |
| Start-Up Self-Cal Delay (t <sub>CAL</sub> )              | Time from VDD = V <sub>UVLO</sub> + V <sub>HYST</sub> to<br>cal complete | _   | 150 | 200   | μs   |
| Input Common Mode Voltage Range                          |                                                                          | —   | _   | 1,000 | V    |
| Operating Input Frequency Range (f)                      |                                                                          | 50  | —   | 1,200 | kHz  |
| DC Power Supply Rejection Ratio                          |                                                                          | —   | 80  | —     | db   |
| Sensitivity                                              | Si85x1/4/7                                                               | —   | 400 | —     | mV/A |
|                                                          | Si85x2/5/8                                                               | —   | 200 | —     | mV/A |
|                                                          | Si85x3/6/9                                                               | —   | 100 | —     | mV/A |
| OUT, OUT1, OUT2 Offset Voltage<br>(V <sub>OUTMIN</sub> ) | Current flow from $I_{IN}$ to $I_{OUT} = 0$                              | _   | 10  | _     | mV   |
| VOUT Slew Rate                                           | OUT, OUT1, OUT2 load = 5K    50 pF                                       |     | 50  | —     | V/µs |
| OUT, OUT1, OUT2 Output Resistance                        |                                                                          | 20  |     | 30    | Ω    |
| Measurement Error (%)—all devices                        | 5 to 10% of full scale                                                   | -20 | —   | +20   | %    |
| (–40 to 85 ⁰C Temp Range)                                | 10 to 20% of full scale                                                  | -10 | —   | +10   | %    |
|                                                          | 20 to 100% of full scale                                                 | -5  | —   | +5    | %    |



# Table 1. Electrical Specifications (Continued)TA = -40 to +85 °C (typical specified at 25 °C), VDD = 2.7 to 5.5 V

| Parameter                         | Conditions               | Min | Тур | Max | Unit |
|-----------------------------------|--------------------------|-----|-----|-----|------|
| Measurement Error (%)—all devices | 5 to 10% of full scale   | -30 | _   | +30 | %    |
| (–40 to 125 ⁰C Temp Range)        | 10 to 20% of full scale  | -25 | _   | +25 | %    |
|                                   | 20 to 100% of full scale | -20 |     | +20 | %    |

#### Table 2. Absolute Maximum Ratings

| Parameter                                                                                                             | Symbol           | Min  | Тур | Max       | Units |
|-----------------------------------------------------------------------------------------------------------------------|------------------|------|-----|-----------|-------|
| Storage temperature                                                                                                   | T <sub>STG</sub> | -65  |     | +150      | °C    |
| Ambient temperature under bias                                                                                        | T <sub>A</sub>   | -40  |     | +125      | °C    |
| Supply voltage                                                                                                        | V <sub>DD</sub>  |      |     | 5.75      | V     |
| Voltage on any pin with respect to ground (not including IIN, IOUT)                                                   | V <sub>IN</sub>  | -0.5 |     | VDD + 0.5 | V     |
| Lead solder temperature (10 sec.)                                                                                     | -                |      |     | 260       | °C    |
| DC isolation                                                                                                          | -                |      |     | 1000      | VDC   |
| Note: Permanent device damage may occur if the above Abs<br>should be restricted to conditions as specified in the op |                  | •    |     |           |       |

maximum rating conditions for extended periods may affect device reliability.



## 2. Functional Overview

The Si85xx AC Current Sensor family of products mimic the functionality of a traditional current transformer (CT) circuit with burden resistor, diode and output filter, but offers enhanced performance and added capabilities. These devices use inductive current sensing and onboard signal conditioning electronics to generate a 2 V full-scale output signal proportional to the ac current flowing from the IIN to the IOUT terminals. As shown in Figure 1 and Figure 2, current flowing through the metal package slug induces a signal in the pickup coil onboard the Si85xx die. This signal is applied to the input of an integrator that re-constructs the ac current flowing from IIN to IOUT. On-board circuitry provides cycle-bycycle integrator reset, and temperature and offset voltage compensation to achieve measurement accuracy to within ±5%.



Figure 1. Si850x (Single Output) Block Diagram



#### Figure 2. Si851x (Ping Pong Output) Block Diagram

The Si85xx is superior to other current sensing approaches and benefits the system in a number of ways:

- Small size: With its 4x4 mm footprint and 1 mm height, the Si85xx is among the smallest current sensors available.
- Large output signal: The 2.0 V full-scale output swing offers superior noise immunity versus other current sensing technologies.
- Low loss: The Si85xx adds only 1.3 mΩ (at 25 °C) to the sensing path making it one of the lowest loss current sensors available. Low 2 nH primary series inductance is 2,000 times lower compared to a CT, and results in significantly less ringing.
- **High precision:** The Si8501/2/3 versions are available with a max error of ±5% of reading; one of the highest accuracy current sensors available.
- Ping-Pong output mode (Si851x): Alternately routes the current measurements from each side of a full-bridge circuit to separate output pins for comparison, which is very useful for transformer flux balancing applications. Eliminates a second CT in a full-bridge application.
- Leading edge noise suppression: Filters out reflected noise due to long reverse recovery time of output rectifier. Eliminates the need for external leading edge blanking circuit.
- High common mode voltage: The Si85xx offers up to 1,000 VDC of isolation making it useful over a very wide voltage range.



- FAULT output (Si8517/8/9): goes low when external reset timing is in error.
- Ease-of-use: Other than conventional power and grounding techniques, no special board layout considerations are required. Built-in timing interface circuits allow already available system switching signals to be used for reset—no external circuits required.

#### 2.1. Under Voltage Lockout (UVLO)

UVLO is provided to prevent erroneous operation during device start-up and shutdown, or when VDD is significantly below specified operating range. The Si85xx is in UVLO state when VDD  $\leq$  V<sub>UVLO</sub> (Figure 3). During UVLO, the output(s) are held at minimum value regardless of the amount of current flowing from IIN to IOUT and signals on integrator reset inputs R1-R4 are ignored. The Si85xx exits UVLO when VDD  $\geq$  (V<sub>UVLO</sub> + V<sub>HYST</sub>).

#### 2.2. Device Start-Up

Upon exit from UVLO, the Si85xx performs a voltage offset and temperature self-calibration cycle. During this time, output(s) are held at minimum value and reset inputs (R1-R4) are ignored. The reset inputs are enabled at the end of the self-calibration cycle, and an integrator reset cycle is initiated on the first occurrence of active signals on R1-R4. A current measurement is initiated immediately after the completion of the integrator reset cycle, and the resulting current waveforms appear on the output pins. This "reset-measure-reset" pattern repeats throughout steady-state operation.

#### 2.3. Integrator Reset and Current Measurement

The Si85xx measures current flowing from the IIN to IOUT terminals. Current is allowed to flow in the opposite direction, but will not be measured (OUT1 and OUT 2 remain at their minimum values during reverse current flow. Reverse current flow will not damage the Si85xx).

To achieve specified accuracy, the integrator capacitor must be discharged (reset) for time period  $t_R$  prior to the start of every measurement cycle. This cycle-by-cycle reset is implemented by connecting existing system gate control signals to the R1–R4 inputs in a way that resets the integrator when no current is flowing from IIN to IOUT. To achieve rated accuracy, the reset cycle must be completed prior to the start of the measurement cycle. For maximum flexibility, integrator reset operation can be configured in one of two ways:

- Option 1: The start and duration of reset is determined by the states of the timing signals applied to R1-R4.
- Option 2: The timing signals applied to R1-R4 trigger the start of reset, and the duration of the reset is determined by an on-board programmable reset timer.



Figure 3. Si85xx Startup and Control Timing



Integrator reset option 1 is selected by connecting  $T_{RST}$  to VDD. In this mode, the Si85xx is held in reset as long as the signals on R1-R4 satisfy the logic equations of Tables 3 and 4. It is typically used in applications where the gate drivers are external to the system controller I.C. (the gate driver delay ensures reset is completed prior to the start of measurement).

Reset option 2 is selected by connecting a timing resistor (R<sub>TRST</sub> in Figure 4) from the TRST input to ground. It is typically used in applications where the gate drivers are on-board the controller. In this mode, the on-chip reset timer is triggered when the signals on R1-R4 satisfy the logic equations of Tables 3 and 4. Once triggered, the timer maintains integrator in reset for time duration t<sub>R</sub> as programmed by the value of resistor R<sub>TRST</sub>. The user must select the value of resistor R<sub>TRST</sub> to terminate the reset cycle prior to the start of measurement under worst-case timing conditions. Note that values of t<sub>R</sub> below the specified value in Section "1. Electrical Specifications" results in increased integrator output offset error and increased output noise on VOUT. Moreover, t<sub>R</sub>'s time is summarized by the following equation:

#### $t_R = 10 \text{ ns/k}\Omega$

where values of  $R_{TRST}$  that produce a reset time less than 200 ns ( $R_{TRST} \le 20 \text{ k}\Omega$ ) should not be used.



Figure 4. Programming Reset Time (t<sub>R</sub>)

#### 2.4. Effect of Operating Frequency on Output Accuracy

The Si85xx includes a built-in watchdog timer that disables measurement and holds OUT or OUT1 and OUT2 at their minimum values when the timer's preset limit is exceeded. This timer limits the operation of the Si85xx in dc measurement applications. As Figure 5 illustrates, the Si85xx operates down to about 10 kHz with the nominal measurement error doubling to about 10 percent.



Figure 5. Full-Scale Error vs. Frequency

#### 2.5. Effect of Temperature on Accuracy

Offset voltage present at the Si85xx output terminals (output offset voltage) is calibrated out each time VDD is applied to the Si85xx; so, its error contribution is minimized when the temperature at which calibration occurred is at or near the steady-state operating temperature of the Si85xx. For example, applying VDD at 25 °C (offset cal is performed) and operating at 85 °C will result in a larger offset error than operating at 50 °C. The effect of this error is summarized in Figure 6. The chart is referenced to 25 °C. If the Si85xx is powered up at 25 °C and then operated at 125 °C with no autocalibration performed (i.e., the power is not cycled at 125 °C, which causes an auto-calibration), a 3 percent measurement error can be expected.







Figure 7 shows the Si85xx thermal characteristics over the temperature range of -40 to +125 °C. Series inductance is constant at 2 nH (max) across this same temperature range.



#### 2.6. Leading Edge Noise Suppression

High-amplitude spikes on the leading edge of the primary switching waveforms can cause the PWM latch to be erroneously reset at the start of the switching cycle when operating in current mode control. To prevent this problem, leading edge blanking is commonly used to disable the current comparator during the early portion of the primary-side switching cycle. The Si85xx eliminates leading-edge noise spikes by including them in the signal integration. As shown in the output waveform of Figure 8, noise present in the input waveform is eliminated without the use of blanking.



Figure 8. Leading-Edge Noise Suppression Waveforms (200 kHz, 9.3A Load) (Si8502 waveform measured directly on OUT pin with no external filter)



## 2.7. FAULT Output

The FAULT output (Si8517/8/9) guards against Si85xx output signal errors caused by missing reset cycles. FAULT is asserted when a measurement cycle exceeds the internal watchdog timer times limit of  $t_{WD}$ . FAULT can be used to alert a local microcontroller or digital power controller of a current sense failure, or initiate a system shutdown. To detect faults, tie a 200 k $\Omega$  resistor from TRST/FAULT to VDD.

### 3. Application Information

#### 3.1. Board Layout

The Si85xx is connected in the series path of the current to be measured. The Si85xx must be located as far away from away from transformer and other magnetic field sources as possible. Like other analog components, the Si85xx should be powered from a lownoise DC source, and preferably connected to a low noise analog ground plane. Recommended bypass capacitors are 1  $\mu$ F in parallel with a 0.1  $\mu$ F, positioned as close to the Si85xx as possible. When using the Si850x (single output versions), all 3 ground pins MUST be connected to the same ground point, and both VDD and VDD2 pins MUST be tied to VDD.

#### 3.2. Device Configuration

Configuring the Si85xx involves the following steps:

- 1. Selecting an output mode
- 2. Configuring integrator reset timing
- 3. Setting integrator reset time  $t_R$

#### 3.2.1. Device Selection

The Si85xx family offers three output modes: Single output (Si850x), and 2 and 4-Wire Ping Pong (Si851x). The Si851x products can be configured to operate in all three of these output modes.

The Si850x products operate ONLY in Single output mode. Most half-wave and single-phase applications require only Single output mode, and will typically use the Si850x. In Single output mode, output current always appears on the OUT pin (Si850x) or the OUT1 pin (Si851x). A single integrator reset signal is typically sufficient when operating in this mode.

Ping-Pong mode routes the current waveform to two different output pins on alternate measurement cycles. It is useful in full-wave and push-pull topologies where external circuitry can be used to monitor and/or control transformer flux balance. (*Note: The Applications section of this data sheet (Section 3) shows design examples using both output modes in various power topologies.*)

2-wire Ping-Pong mode is useful mainly in nonoverlapping two-phase buck converters, but may also be used in full-bridge applications. In this output mode, reset inputs R1 and R2 are used, and input R3 is grounded. Measured current appears on OUT1 when R2 is high, and appears on OUT2 when R1 is high as shown in the full-bridge timing example of Figure 9.



Figure 9. Full-Bridge Timing Example A

4-Wire Ping-Pong mode is recommended for full-bridge applications over 2-wire because it uses all four inputs making the reset function tolerant to single-point signal failures. In 4-Wire Ping-Pong mode, current appears on OUT2 when R1 is high and R2 is low; and appears on OUT1 when R3 is high and R4 is low as shown in the full-bridge timing example of Figure 10. Table 3 shows the states of the Mode and R4 inputs that select each output, and the resulting reset logic functions and truth tables.





Figure 10. Full-Bridge Timing Example B

#### 3.2.2. Selecting Reset Timing Signals

Reset timing signals should be chosen to meet the following conditions:

- Satisfy reset time t<sub>R</sub>
- Not overlap integrator reset into the desired measurement period
- Not violate reset watchdog timeout period t<sub>WD</sub>

#### 3.2.3. Configuring Integrator Reset

Per Section "2. Functional Overview", the integrator must be reset (zeroed) prior to the start of each measurement cycle to achieve specified measurement accuracy. This reset must be synchronized with the system switch timing signals to ensure current is measured during the appropriate time, so the Si85xx integrator reset circuitry uses system timing as its reference. Timing signals connect to reset inputs R1 through R4 where built-in logic functions allow the user to choose the conditions that cause an integrator reset event. *Important note: reset inputs R1–R4 are rated to a maximum input voltage of VDD. External resistor dividers must be used when connecting driver output signals to R1–R4 that swing beyond VDD.* 



| Output Mode  | R2 | R1 | Reset State* | Logic Expression     |
|--------------|----|----|--------------|----------------------|
| Single-Ended | 0  | 0  | 0            | RESET = XOR [R1, R2] |
|              | 0  | 1  | 1            |                      |
|              | 1  | 0  | 1            |                      |
| -            | 1  | 1  | 0            |                      |

#### Table 3. Si850x Reset Mode Summary

## Table 4. Si851x Output and Reset Mode Summary

| Part #   | Output Mode           | MODE Input      | R4 | R3 | R2 | R1 | Reset State* | Logic Expression     |
|----------|-----------------------|-----------------|----|----|----|----|--------------|----------------------|
| Si850x   | Single-Ended          | —               |    | —  | 0  | 0  | 0            | RESET = XOR [R1, R2] |
|          |                       |                 |    |    |    | 1  | 1            |                      |
|          |                       |                 |    |    | 1  | 0  | 1            |                      |
|          |                       |                 |    |    |    | 1  | 0            |                      |
|          |                       |                 |    |    | 0  | 0  | 1            |                      |
|          |                       |                 |    |    |    | 1  | 0            |                      |
|          |                       |                 |    |    | 1  | 0  | 1            |                      |
|          |                       |                 |    |    |    | 1  | 0            |                      |
| Note: De | vice is in reset when | Reset State = 1 |    |    | •  | •  |              |                      |



| Part #    | Output Mode            | MODE Input      |   | R3 | R2 | R1 | Reset State* |                               |
|-----------|------------------------|-----------------|---|----|----|----|--------------|-------------------------------|
| Si851x    | Single-Ended           | 1               | 0 | 0  | 0  | 0  | 0            | RESET = XOR [R1, R2]          |
|           |                        |                 |   |    |    | 1  | 1            |                               |
|           |                        |                 |   |    | 1  | 0  | 1            |                               |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           |                        |                 |   | 1  | 0  | 0  | 1            | RESET = XNOR [R1, R2]         |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           |                        |                 |   |    | 1  | 0  | 1            |                               |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           | 2-Wire Ping Pong       | 1               | 1 | 0  | 0  | 0  | 1            |                               |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           |                        |                 |   |    | 1  | 0  | 0            |                               |
|           |                        |                 |   |    |    | 1  | 1            |                               |
|           | 4-Wire Ping Pong       | 0               | 0 | 0  | 0  | 0  | 0            | RESET = [R1 & R2]   [R3 & R4] |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           |                        |                 |   |    | 1  | 0  | 0            |                               |
|           |                        |                 |   |    |    | 1  | 1            |                               |
|           |                        |                 |   | 1  | 0  | 0  | 0            |                               |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           |                        |                 |   |    | 1  | 0  | 0            |                               |
|           |                        |                 |   |    |    | 1  | 1            |                               |
|           |                        |                 | 1 | 0  | 0  | 0  | 0            |                               |
|           |                        |                 |   |    |    | 1  | 0            |                               |
|           |                        |                 |   |    | 1  | 0  | 0            |                               |
|           |                        |                 |   |    |    | 1  | 1            |                               |
|           |                        |                 |   | 1  | 0  | 0  | 1            |                               |
|           |                        |                 |   |    |    | 1  | 1            |                               |
|           |                        |                 |   |    | 1  | 0  | 1            |                               |
|           |                        |                 |   |    |    | 1  | 1            |                               |
| *Note: De | evice is in reset when | Reset State = 1 |   | •  | •  | •  | •            |                               |

Table 4. Si851x Output and Reset Mode Summary (Continued)

As shown in Table 3, the Si850x integrator reset logic is a simple XOR gate where reset is maintained (or triggered, depending on use of the TRST input) when states of reset inputs R1 and R2 are not equal.

Figure 11 shows the logic for the Si851x products, where any one of three reset logic functions can cause integrator reset. The output mode (Si851x) is determined by the states of the Mode and R4 inputs, as shown in Table 4.

As explained in Section 2.3, the signals applied to R1-R4 can control integrator reset in real time (option 1), or can trigger a reset event of programmable duration (option 2). Referring to Figure 11, reset timing is exclusively a function of the signals applied to R1-R4 when TRST is tied to VDD. If not connected to VDD, the reset timer is enabled and TRST MUST be connected through a resistor to ground to set the reset duration ( $t_R$ ). Note the reset timer is retriggerable, and generates a timed integrator discharge pulse whenever the reset logic output transitions from low to high.





Figure 11. Si851x Integrator Reset Logic



#### 3.2.4. Setting Reset Time t<sub>R</sub>

The programmable reset timer is triggered when the states of the signals applied to R1–R4 cause the associated logic expression (Tables 3 and 4) to go high (transition to the TRUE state). Because this timer is re-triggerable, R1–R4 must remain TRUE for the duration of the desired  $t_R$  as shown in Figure 12. Should R1–R4 transition FALSE during  $t_R$ , integrator reset will be immediately halted resulting in lower measurement accuracy due to higher integrator offset error.



Figure 12. Correct  ${\bf t}_{\rm R}$  Programming Using Resistor from TRST Input to Ground



#### 3.2.5. Measurement Watchdog Timer and FAULT Output

A built-in watchdog timer disables measurement and holds OUT or OUT1 and OUT2 at their minimum values when the time between integrator resets exceeds t<sub>WD</sub>. The output signal from this watchdog is available on the FAULT output pin (Si8517/8/9 only).



As shown in Figure 13, the time between integrator resets for system timing phase  $t_1$  is greater than watchdog period  $t_{WD}$ . As a result, measurement occurs until  $t_{WD}$  is exceeded, at which time the output is immediately forced to minimum value and FAULT transitions low. Further measurements are inhibited until the application of another integrator reset, which also resets the watchdog driving FAULT high, and enables another measurement cycle. This process continues until  $t_{WD}$  is no longer violated, as shown in period  $t_2$  where normal operation is restored. The current measurements made in period t1 will have reduced accuracy versus those made within the specified operating frequency range.



#### 3.3. Single-Phase Buck Converter Example

In this example, the Si850x is configured to operate in a single-phase synchronous buck converter (Figure 14). This converter has a PWM frequency of 1 MHz, and a maximum duty cycle of 80%.



Figure 14. Si850x Single-Phase Buck Converter

This is an example of a half-wave application that can be addressed with Single-Ended output mode. The PWM period is calculated to be  $1/10^{-6} = 1.0 \ \mu$ s, and the worst-case value t<sub>R</sub> is 0.2 x 1.0 x  $10^{-6} = 200 \ ns$  at 80% maximum duty cycle (R<sub>TRST</sub> = 20 kΩ). In this example, the current measurement is made when the buck switch is on, so PH2 is chosen as the reset signal by connecting PH2 to R1 and grounding the R2 and R3. The PH2 signal can be obtained at the input of the driver external to the PWM controller, or the output of the controller's internal driver (through a resistor divider if the driver output swings beyond the device VDD range).



#### 3.4. Full-Bridge Converter Example

The full-bridge circuit of Figure 15 uses an Si851x configured in 4-Wire Ping-Pong output mode. The switching frequency of this phase-shifted full-bridge is 150 kHz, and the maximum control phase overlap is 70%.





Given the 150 kHz switching frequency (duty cycle fixed at 50%), the equivalent period is  $1/150 \times 10^3 = 6.6 \mu$ s. At 70% maximum overlap, this equates to a worst-case t<sub>R</sub> value of is  $0.3 \times 6.6 \times 10^{-6} = 1.98 \mu$ s; the default value for t<sub>R</sub> can therefore be used, and is selected by connecting TRST to VDD. As shown in the timing diagram of Figure 15, integrator reset occurs when current circulates between Q1 and Q2, and between Q3 and Q4 (i.e. when current is not being sourced from VIN). The external driver delay ensures reset is complete prior to the start of measurement.



#### 3.5. Push-Pull Converter Example

The Push-Pull converter of Figure 16 uses 2-Wire Ping Pong output mode. As shown in the timing diagram, the integrator reset occurs when the inputs of both the PH1 and PH2 drivers are low. As shown, TRST is connected to VDD, selecting the default value of  $t_R$  (250 ns). Assuming an 80% maximum duty cycle, this value of  $t_R$  would deliver specified accuracy over a PWM frequency range of 50 to 400 kHz. Frequencies above 400 kHz would require the selection of a lower  $t_R$  value by connecting a resistor from TRST to ground.



Figure 16. Push-Pull Example Using Default t<sub>R</sub> Value



# 4. Pin Descriptions—Si85xx



Figure 17. Example Pin Configurations

#### Table 5. Si85xx Family Pin Descriptions

| Pin# | Si850x<br>Pin Name | Description              | Si851x<br>Pin Name | Description                                                                  |
|------|--------------------|--------------------------|--------------------|------------------------------------------------------------------------------|
| 1    | R1                 | Integrator reset input 1 | R1                 | Integrator reset input 1                                                     |
| 2    | R2                 | Integrator reset input 2 | R2                 | Integrator reset input 2                                                     |
| 3    | GND2               | Ground                   | R3                 | Integrator reset input 3                                                     |
| 4    | GND3               |                          | R4                 | Integrator reset input 4                                                     |
| 5    | OUT                | Output                   | OUT1               | Output in single-ended output mode, or one of two outputs in Ping-Pong mode. |
| 6    | NC                 | No connect               | OUT2               | Second of two Ping-Pong mode outputs                                         |
| 7    | TRST               | Reset time control       | TRST               | Reset time control                                                           |
| 8    | GND1               | Ground                   | GND                | Ground                                                                       |
| 9    | IOUT               | Current output terminal  | IOUT               | Current output terminal                                                      |
| 10   | IIN                | Current input terminal   | IIN                | Current input terminal                                                       |
| 11   | VDD1               | Power supply input       | VDD                | Power supply input                                                           |
| 12   | VDD2               |                          | MODE               | Mode control input                                                           |



# 5. Ordering Guide

| P/N         | Full Scale<br>Current (A) | Full Scale<br>Error<br>(% of Reading) | Temp Range<br>(°C) | Pin 7 Function                                                | Output Mode      | Package    |
|-------------|---------------------------|---------------------------------------|--------------------|---------------------------------------------------------------|------------------|------------|
| Si8501-B-GM | 5                         | ±5                                    | -40 to +85         | Integrator Reset Time                                         | Single           | 4x4 mm     |
| Si8502-B-GM | 10                        |                                       |                    | Programming Input                                             |                  | QFN        |
| Si8503-B-GM | 20                        |                                       |                    |                                                               |                  |            |
| Si8504-B-IM | 5                         | ±20                                   | -40 to +125        | Integrator Reset Time                                         |                  |            |
| Si8505-B-IM | 10                        |                                       |                    | Programming Input                                             |                  |            |
| Si8506-B-IM | 20                        |                                       |                    |                                                               |                  |            |
| Si8511-B-GM | 5                         | ±5                                    | -40 to +85         | Integrator Reset Time                                         | Ping-Pong        |            |
| Si8512-B-GM | 10                        |                                       |                    | Programming Input                                             |                  |            |
| Si8513-B-GM | 20                        |                                       |                    |                                                               |                  |            |
| Si8514-B-IM | 5                         | ±20                                   | -40 to +125        | Integrator Reset Time                                         |                  |            |
| Si8515-B-IM | 10                        |                                       |                    | Programming Input                                             |                  |            |
| Si8516-B-IM | 20                        |                                       |                    |                                                               |                  |            |
| Si8517-B-GM | 5                         | ±5                                    | -40 to +85         | FAULT Output                                                  |                  |            |
| Si8518-B-GM | 10                        |                                       |                    |                                                               |                  |            |
| Si8519-B-GM | 20                        |                                       |                    |                                                               |                  |            |
|             | •                         |                                       |                    | l<br>sitivity level is MSL2 with p<br>eak solder temperature. | beak reflow temp | erature of |



## 6. Package Outline—12-Pin QFN

Figure 18 illustrates the package details for the Si85xx. Table 6 lists the values for the dimensions shown in the illustration.



Figure 18. 12-Pin QFN Package Diagram

| Dimension | MIN       | NOM       | MAX  |  |  |  |
|-----------|-----------|-----------|------|--|--|--|
| A         | 0.80      | 0.85      | 0.90 |  |  |  |
| b         | 0.25      | 0.30      | 0.35 |  |  |  |
| С         | 0.85      | 0.90      | 0.95 |  |  |  |
| D         |           | 4.00 BSC. |      |  |  |  |
| е         |           | 0.50 BSC. |      |  |  |  |
| E         |           | 4.00 BSC. |      |  |  |  |
| f         |           | 2.45 BSC. |      |  |  |  |
| g         | 1.30 BSC. |           |      |  |  |  |
| k         |           | 0.75 BSC. |      |  |  |  |
| L         | 0.35      | 0.40      | 0.45 |  |  |  |
| L1        | 0.03      | 0.05      | 0.08 |  |  |  |
| L2        | 0.45      | 0.50      | 0.55 |  |  |  |
| aaa       | —         | —         | 0.05 |  |  |  |
| bbb       | —         | —         | 0.05 |  |  |  |
| CCC       | —         | —         | 0.08 |  |  |  |
| ddd       | _         |           | 0.05 |  |  |  |
| eee       | —         | —         | 0.05 |  |  |  |

#### Table 6. QFN-12 Package Diagram Dimensions



# NOTES:



# **CONTACT INFORMATION**

#### Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: PowerProducts@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

The sale of this product contains no licenses to Power-One's intellectual property. Contact Power-One, Inc. for appropriate licenses.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

